MC14035B – 4-Bit Parallel-In/Parallel-Out Shift Register

MC14035B Datasheet PDF learn more.

Part number : MC14035B

Functions : This is a kind of semiconductor, 4-Bit Parallel-In/Parallel-Out Shift Register.

Pin arrangement :

Package information :

Manufacturer : Motorola

Image :

MC14035B Datasheet PDF

The texts in the PDF file :

MOTOROLA SEMICONDUCTOR TECHNICAL DATA MC14035B 4-Bit Parallel-In/Parallel-Out Shift Register The MC14035B 4–bit shift register is constructed with MOS P–channel and N–channel enhancement mode devices in a single monolithic structure. It consists of a 4–stage clocked serial–shift register with synchronous parallel inputs and buffered parallel outputs. The Parallel/Serial (P/S) input allows serial–right shifting of data or synchronous parallel loading via inputs DP0 thru DP3. The True/Complement (T/C) input determines whether the outputs display the Q or Q outputs of the flip–flop stages. J–K logic forms the serial input to the first stage. With the J and K inputs connected together they operate as a serial “D” input. This device may be effectively used for shift–right/shift–left registers, parallel–to–serial/serial–to–parallel conversion, sequence generation, up/ down Johnson or ring counters, pseudo–random code generation, frequency and phase comparators, sample and hold registers, etc . . . • • • • • • • • • • • 4–Stage Clocked Serial–Shift Operation Synchronous Parallel Loading of all Four Stages J–K Serial Inputs on First Stage Asynchronous True/Complement Control of all Outputs Fully Static Operation Asynchronous Master Reset Data Transfer Occurs on the Positive–Going Clock Transition No Limit on Clock Rise and Fall Times All Inputs are Buffered Supply Voltage Range = 3.0 Vdc to 18 Vdc Capable of Driving Two Low–power TTL Loads or One Low–power Schottky TTL Load Over the Rated Temperature Range Parameter Value L SUFFIX CERAMIC CASE 620 P SUFFIX PLASTIC CASE 648 D SUFFIX SOIC CASE 751B ORDERING INFORMATION MC14XXXBCP MC14XXXBCL MC14XXXBD Plastic Ceramic SOIC TA = – 55° to 125°C for all packages. PIN ASSIGNMENT Q0 T/C K J R C P/S VSS 1 2 3 4 5 6 7 8 16 15 14 13 12 11 10 9 VDD Q1 Q2 Q3 DP3 DP2 DP1 DP0 ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ [ … ]

MC14035B PDF File



This entry was posted in Uncategorized. Bookmark the permalink.